Zynq UltraScale+ Summary Report
User Configurations
MIO Configurations

CLK Configurations

DDR Configurations

GT Configurations
This design is targeted for xczu9eg board (part number: xczu9eg-ffvb1156-1-i)

Zynq UltraScale+ Design Summary

Device xczu9eg
SpeedGrade -1
Part xczu9eg-ffvb1156-1-i
Description Zynq UltraScale+ PS Configuration Report
Vendor Xilinx

MIO Table View

MIO Pin Peripheral Signal IO Type Speed Pullup Direction Drive Strength(mA)
MIO 0 Quad SPI Flash sclk_out cmos fast disable out 12
MIO 1 Quad SPI Flash miso_mo1 cmos fast pullup inout 12
MIO 2 Quad SPI Flash mo2 cmos fast pullup inout 12
MIO 3 Quad SPI Flash mo3 cmos fast pullup inout 12
MIO 4 Quad SPI Flash mosi_mi0 cmos fast pullup inout 12
MIO 5 Quad SPI Flash n_ss_out cmos fast disable out 12
MIO 6 Feedback Clk clk_for_lpbk cmos fast pullup out 12
MIO 7 Quad SPI Flash n_ss_out_upper cmos fast pullup out 12
MIO 8 Quad SPI Flash mo_upper[0] cmos fast pullup inout 12
MIO 9 Quad SPI Flash mo_upper[1] cmos fast pullup inout 12
MIO 10 Quad SPI Flash mo_upper[2] cmos fast pullup inout 12
MIO 11 Quad SPI Flash mo_upper[3] cmos fast pullup inout 12
MIO 12 Quad SPI Flash sclk_out_upper cmos fast disable out 12
MIO 13 SD 0 sdio0_data_out[0] cmos fast disable inout 12
MIO 14 SD 0 sdio0_data_out[1] cmos fast disable inout 12
MIO 15 SD 0 sdio0_data_out[2] cmos fast disable inout 12
MIO 16 SD 0 sdio0_data_out[3] cmos fast disable inout 12
MIO 17 SD 0 sdio0_data_out[4] cmos fast disable inout 12
MIO 18 SD 0 sdio0_data_out[5] cmos fast disable inout 12
MIO 19 SD 0 sdio0_data_out[6] cmos fast disable inout 12
MIO 20 SD 0 sdio0_data_out[7] cmos fast disable inout 12
MIO 21 SD 0 sdio0_cmd_out cmos fast disable inout 12
MIO 22 SD 0 sdio0_clk_out cmos fast disable out 12
MIO 23 SD 0 sdio0_bus_pow cmos fast disable out 12
MIO 24 GPIO0 MIO gpio0[24] cmos fast pullup inout 12
MIO 25 GPIO0 MIO gpio0[25] cmos fast pullup inout 12
MIO 26 I2C 0 scl_out cmos slow pullup inout 12
MIO 27 I2C 0 sda_out cmos slow pullup inout 12
MIO 28 GPIO1 MIO gpio1[28] cmos fast pullup inout 12
MIO 29 GPIO1 MIO gpio1[29] cmos fast pullup inout 12
MIO 30 UART 0 rxd cmos fast pullup in 12
MIO 31 UART 0 txd cmos slow disable out 12
MIO 32 I2C 1 scl_out cmos slow pullup inout 12
MIO 33 I2C 1 sda_out cmos slow pullup inout 12
MIO 34 GPIO1 MIO gpio1[34] cmos fast pullup inout 12
MIO 35 GPIO1 MIO gpio1[35] cmos fast pullup inout 12
MIO 36 GPIO1 MIO gpio1[36] cmos fast pullup inout 12
MIO 37 GPIO1 MIO gpio1[37] cmos fast pullup inout 12
MIO 38 GPIO1 MIO gpio1[38] cmos fast pullup inout 12
MIO 39 GPIO1 MIO gpio1[39] cmos fast pullup inout 12
MIO 40 GPIO1 MIO gpio1[40] cmos fast pullup inout 12
MIO 41 GPIO1 MIO gpio1[41] cmos fast pullup inout 12
MIO 42 GPIO1 MIO gpio1[42] cmos fast pullup inout 12
MIO 43 GPIO1 MIO gpio1[43] cmos fast pullup inout 12
MIO 44 GPIO1 MIO gpio1[44] cmos fast pullup inout 12
MIO 45 SD 1 sdio1_cd_n cmos fast pullup in 12
MIO 46 SD 1 sdio1_data_out[0] cmos fast disable inout 12
MIO 47 SD 1 sdio1_data_out[1] cmos fast disable inout 12
MIO 48 SD 1 sdio1_data_out[2] cmos fast disable inout 12
MIO 49 SD 1 sdio1_data_out[3] cmos fast disable inout 12
MIO 50 SD 1 sdio1_cmd_out cmos fast disable inout 12
MIO 51 SD 1 sdio1_clk_out cmos fast disable out 12
MIO 52 USB 0 ulpi_clk_in cmos fast pullup in 12
MIO 53 USB 0 ulpi_dir cmos fast pullup in 12
MIO 54 USB 0 ulpi_tx_data[2] cmos fast pullup inout 12
MIO 55 USB 0 ulpi_nxt cmos fast pullup in 12
MIO 56 USB 0 ulpi_tx_data[0] cmos fast pullup inout 12
MIO 57 USB 0 ulpi_tx_data[1] cmos fast pullup inout 12
MIO 58 USB 0 ulpi_stp cmos fast pullup out 12
MIO 59 USB 0 ulpi_tx_data[3] cmos fast pullup inout 12
MIO 60 USB 0 ulpi_tx_data[4] cmos fast pullup inout 12
MIO 61 USB 0 ulpi_tx_data[5] cmos fast pullup inout 12
MIO 62 USB 0 ulpi_tx_data[6] cmos fast pullup inout 12
MIO 63 USB 0 ulpi_tx_data[7] cmos fast pullup inout 12
MIO 64 GPIO2 MIO gpio2[64] cmos fast pullup inout 12
MIO 65 GPIO2 MIO gpio2[65] cmos fast pullup inout 12
MIO 66 GPIO2 MIO gpio2[66] cmos fast pullup inout 12
MIO 67 GPIO2 MIO gpio2[67] cmos fast pullup inout 12
MIO 68 GPIO2 MIO gpio2[68] cmos fast pullup inout 12
MIO 69 GPIO2 MIO gpio2[69] cmos fast pullup inout 12
MIO 70 GPIO2 MIO gpio2[70] cmos fast pullup inout 12
MIO 71 GPIO2 MIO gpio2[71] cmos fast pullup inout 12
MIO 72 GPIO2 MIO gpio2[72] cmos fast pullup inout 12
MIO 73 GPIO2 MIO gpio2[73] cmos fast pullup inout 12
MIO 74 GPIO2 MIO gpio2[74] cmos fast pullup inout 12
MIO 75 GPIO2 MIO gpio2[75] cmos fast pullup inout 12
MIO 76 GPIO2 MIO gpio2[76] cmos fast pullup inout 12
MIO 77 GPIO2 MIO gpio2[77] cmos fast pullup inout 12

PS Clocks information

PSS REF CLK : 33.333
Name Source Input Frequency (MHz)
APLL PSS_REF_CLK 2399.976
DPLL PSS_REF_CLK 2133.312
VPLL PSS_REF_CLK 2399.976
RPLL PSS_REF_CLK 1999.980
IOPLL PSS_REF_CLK 2999.970

Peripheral Requested Frequency (MHz) Source Actual Frequency (MHz)
GEM0 freq (MHz) 125 IOPLL 124.998749
GEM1 freq (MHz) 125 IOPLL 124.998749
GEM2 freq (MHz) 125 IOPLL 124.998749
GEM3 freq (MHz) 125 IOPLL 124.998749
USB0 freq (MHz) 250 IOPLL 249.997498
QSPI freq (MHz) 300 IOPLL 299.997009
SDIO0 freq (MHz) 200 RPLL 199.998001
SDIO1 freq (MHz) 200 RPLL 199.998001
UART0 freq (MHz) 100 IOPLL 99.999001
UART1 freq (MHz) 100 IOPLL 99.999001
I2C0 freq (MHz) 100 IOPLL 99.999001
I2C1 freq (MHz) 100 IOPLL 99.999001
SPI0 freq (MHz) 200 RPLL 199.998001
SPI1 freq (MHz) 200 RPLL 199.998001
CAN0 freq (MHz) 100 IOPLL 99.999001
CAN1 freq (MHz) 100 IOPLL 99.999001
CPU_R5 freq (MHz) 500 RPLL 499.994995
IOU_SWITCH freq (MHz) 267 DPLL 266.664001
LPD_SWITCH freq (MHz) 500 IOPLL 499.994995
LPD_LSBUS freq (MHz) 100 IOPLL 99.999001
GEM_TSU freq (MHz) 250 IOPLL 249.997498
TIMESTAMP freq (MHz) 100 IOPLL 99.999001
PSU__CRL_APB__USB3_REF_CTRL__freqmhz 20 IOPLL 19.999800
PCAP freq (MHz) 200 RPLL 199.998001
DBG_LPD freq (MHz) 250 IOPLL 249.997498
ADMA freq (MHz) 500 IOPLL 499.994995
PL0 freq (MHz) 100 IOPLL 99.999001
PL1 freq (MHz) 150 IOPLL 149.998505
PL2 freq (MHz) 250 IOPLL 249.997498
PL3 freq (MHz) 375 IOPLL 374.996246
AMS freq (MHz) 50 IOPLL 49.999500
ACPU freq (MHz) 1200 APLL 1199.988037
DBG FPD freq (MHz) 250 IOPLL 249.997498
DP VIDEO freq (MHz) 300 RPLL 249.997498
DP AUDIO freq (MHz) 25 VPLL 24.999750
DP STC freq (MHz) 27 RPLL 26.315527
SATA freq (MHz) 250 IOPLL 249.997498
DDR_CTRL freq MHz) 533.335 DPLL 533.328003
GPU freq (MHz) 600 VPLL 599.994019
GDMA freq (MHz) 600 APLL 599.994019
DPDMA freq (MHz) 600 APLL 599.994019
TOPSW_MAIN freq (MHz) 534 DPLL 533.328003
TOPSW_LSBUS freq (MHz) 100 IOPLL 99.999001
DBG TSTMP freq (MHz) 250 IOPLL 249.997498

DDR Memory information

Parameter name Value Description
ENABLE 1 Enable the PS DDR Controller
DDR Interface freq (MHz) 1066.67 --
MEMORY TYPE LPDDR 4 Type of memory interface
DM DBI Components
BUS WIDTH 32 Bit Data width of DDR interface, not including ECC data width
ECC Disabled Enables error correction code support
SPEED BIN LPDDR4_2133 Speed Bin
CL NA Column Access Strobe (CAS) latency in memory clock cycles. It refers to the amount of time it takes for data to appear on the pins of the memory module
CWL NA CAS write latency setting in memory clock cycles
DDR AL 0 Additive Latency (ns). Increases the efficiency of the command and data bus for sustainable bandwidths
T RCD 20 tRCD. Row address to column address delay time. It is the time required between the memory controller asserting a row address strobe (RAS), and then asserting the column address strobe (CAS)
T RP 23 Precharge Time is the number of clock cycles needed to terminate access to an open row of memory and open access to the next row
T RC 63 Row cycle time (ns)
T RAS MIN 42 Minimum number of memory clock cycles required between an Active and Precharge command
T FAW 40 Determines the number of activates that can be performed within a certain window of time
DRAM WIDTH 32 Bits Width of individual DRAM components
DEVICE CAPACITY 16384 MBits Storage capacity of individual DRAM components
BG ADDR COUNT NA Number of bank group address pins
RANK ADDR COUNT 0 Dual-rank or dual-DIMM configuration of DRAM. Addressed using two chip-select bits (CS_N)
BANK ADDR COUNT 3 Number of bank address pins
ROW ADDR COUNT 16 Number of row address pins
COL ADDR COUNT 10 Number of column address bits
C_DDR_RAM_HIGHADDR 0x7FFFFFFF --

GT lanes information

Protocol GT lane# Ref Clk Sel Ref freq (MHz)
SATA GT Lane0 Ref Clk0 150
DP GT Lane3 Ref Clk2 27